SAN JOSE, Calif.-- Pushing the widely used PCI Express interconnect to the next big speed level has proved harder than anticipated.
The PCI Special Interest Group recently released an interim 0.71 version of the PCI Express 3.0 specification that supports up to 8 GigaTransfers/second. The PCI SIG aims to start testing products for compliance in early 2011, about a year later than originally anticipated.
The new speed grade will be needed to support adapter cards for the 40 and 100 Gbit/s Ethernet standard recently approved by the IEEE. It will also be used for high-end graphics cards, next-generation Infiniband interconnects, flash drives and other applications that demand high throughput.
President of the PCI SIG
"I donít think we have lost any opportunities," said Al Yanes, president of the PCI SIG and a chip developer at IBM Corp in a meeting with press at the annual PCI SIG Developer's Conference.
"Our member companies are OK with this timeline," said Yanes. "40G Ethernet is not here yet, and is still being developed by our member companies," he said.
"Itís a trial-and-error process--thatís why we hate to give timelines," explained Ramin Neshati, chair of the PCI SIG's serial communications work group and a senior engineer at Intel Corp.
"One day we have one company with results saying we can meet the spec, and another day someone says, 'did you consider acoustics, or thermals or humidity and how these things impact the design,'" Neshati said. "Itís a very lively environment where people come in with all sorts of data and some of it doesnít align, so we have to go back and find out why, find the mistake, align everyone and move forward," he added.
Issues behind the delay include the sophisticated equalization and encoding needed to support the maximum 8 GHz data rate of the thrid generation of Express.