LONDON – ARM CEO Warren East is not concerned that Intel Corp. is developing a lead in process technology over the foundries that ARM licensees usually deal with. This is despite the fact that FinFET technology for ARM processors may not be in volume production until the second-half of 2015, according to foundry Taiwan Semiconductor Manufacturing Co. Ltd.
The use of FinFETs, where transistors stick up above the wafer surface, is considered to offer improved performance of transistors and to reduce leakage current in the off-state. Intel is already manufacturing in volume using in a 22-nm FinFET CMOS process while TSMC is attempting to ramp up planar 28-nm CMOS for is customers.
Nonetheless East told EE Times that ARM and TSMC together lead Intel in the system-on-chip (SoC) technologies where they compete with Intel. "We are concerned about integrated SoC. For SoC Intel is manufacturing using 32-nm high-k metal gate planar CMOS. TSMC is manufacturing using 28-nm high-k metal gate. That doesn't sound like a massive lead to me. If anything you could argue that TSMC is ahead."
East said that Intel's 22-nm FinFET is being used for high-volume PC chips but it would be no easy matter to make an SoC device with an extensive range of peripheral circuits in that process.
Intel has smartphone and tablet computer designs based on its Atom-based 32-nm Medfield processor. Intel is expected to manufacture its Atom low-power processor in the 22-nm FinFET CMOS process in 2013 in an architecture called Silvermont. Merrifield could be a 22-nm FinFET implementation for high-end smartphones.
With regard to the 16-nm FinFET process from TSMC and a 20-nm FinFET process from UMC East said: "It's hard to say exactly when it [FinFET for ARM] is going to arrive."
ARM processor cores are also supported on a 28-nm fully depleted SOI (FDSOI) process developed by STMicroelectronics NV and being transferred to foundry GlobalFoundries Inc. (Milpitas, Calif.) that is expected to subsequently shrink to 20-nm.
At the end of this article, Peter notes, "ARM processor cores are also supported on a 28-nm fully depleted SOI (FDSOI) process developed by STMicroelectronics NV and being transferred to foundry GlobalFoundries Inc. (Milpitas, Calif.) that is expected to subsequently shrink to 20-nm."
There was some dicussion in the comments here re: multiVT. Thought you might be interested to know what ST has to say about that for its new 28nm FD-SOI ARM-based SOCs:"Planar FD technology allows several methods for setting the threshold voltage VT, including engineering the gate stack work function, trimming the gate length and other process engineering techniques. Thanks to this, STMicroelectronics’ 28FDSOI technology is capable of offering 3 VTs (HVT, RVT, LVT), as in traditional bulk CMOS technologies." (see http://www.advancedsubstratenews.com/2012/04/st-white-paper-excerpts-planar-fully-depleted-silicon-technology-to-design-competitive-soc-at-28nm-and-beyond/)
Also, for a succinct summary of Prof. Fossum's view on SOI for FinFETs (from a few yrs ago, but I believe still valid), see his ASN article http://www.advancedsubstratenews.com/2007/05/a-perspective-on-multi-gate-mosfets/. He concludes:"...the underlying BOX effectively suppresses the source-drain leakage current under the gated fin-body (see the figure). Bulk Si would require heavy doping to suppress this current, as well as to effect reasonable device isolation. But one of our goals with MuGFETs [note: FinFETs are part of the multigate/MuGFET family] is to get away from doping and the random effects it causes: the only pragmatic way to do that is to put the UTB [ultrathin body] FinFET on SOI."
Eetimes article today provides another example of Mr. East point.
PA are one of the hardest RF components to integrate in CMOS and will likely never be integrated into a finfet platform since 3D finFETs degrade RF parameters due to higher parasitic resistance and capacitance.
So when intel sets out to introduce this new chip it uses a foundry 65nm technology.
I don't think a true single chip cell phone with PA (or any RFCMOS chip for that matter) will ever go to a finfet.
Mr. East point was Mobile chips require higher levels of integration ( RF and power transistor being just two examples) which are not even supported today in intels 22nm finfet so process lead means more than Moore law in mobile market. Process lead requires SOC integration.
....I think this was @nc3 point above as well.
No I can't.
I am willing to accept James7740's assertion that Intel's implementation of FinFET is not conspicuously better than planar.
In my defence i did say "may" not "is."
And the point i was tryng to make was not related to FinFET versus planar but with regard to the assertion that Intel FinFET being 30 times worse than reality.
Professor Asenov's simulation indicates that in terms of leakage rectagular-FinFET-on-SOI is 2 to 3.5 times better than rectangular FinFET which is 15 or 20 percent better than triangular FinFETs.
But rectangular FinFET-on-SOI is not yet "reality."
Prof. Fossum, Assanov, and Bokor have all published on this.
Ideal finfet has some advantage. But a real finfet has many compromises so it is very possible real product shows no net advantage.
(1) Higher leakage in Bulk vs SOI (see Fossum work on Bulk having leakage below the fin)
(2) Higher transistor variability (see Borkor's paper "Sensitivity of Double-Gate and FinFET Devices to Process Variations". Intel is not processing fin thickness control, fin doping, or gate oxide thickness to Borkor's requirements so little or no or even a loss in "finfet advantage" is plausible.
Mr East was clearly talking about mobile SOC.
Intel atom is shipping 32nm while arm is shipping 28nm.
I can't see how anyone can argue intel has a technology
advantage for mobile SOC
Regarding your question what ip ivy bridge is missing for mobile SOC? Are you kidding?
Compared to Qualcomm snapdragon MS!8960, ivy bridge is missing (1) power management (lowest power part intel is shipping with 22nm is 17W...~ 10x too high for mobile), (2) integrated LTE, 3G, HSPA (3) GPS, (4) Audio HW, and (5) Multimedia processor just to name a few.
Lastly, same comment I made to Peter relates to your "non finfet process to deal with". Show us one piece of data that shows finfet leakage or performance advantage on the only 22nm part intel is shipping. I think James7740's analysis is correct and is known by many others in the industry
I think james7740 put forth the best quantification of finfet leakage (no improvement over planar / likly even higher). I think most in industry when the look at ivy bridge conclude the same.
So can you put forth like james7740 what data you base your comment
"Intel FinFETs may be the best for leakage performance in the market at present "