Breaking News
Slideshow

Slideshow: In Search of the Ideal User Interface in Cars

8/28/2013 07:35 AM EDT
42 comments
NO RATINGS
2 saves
Page 1 / 7 Next >
More Related Links
View Comments: Newest First | Oldest First | Threaded View
<<   <   Page 5 / 5
junko.yoshida
User Rank
Author
Re: so many buttons!
junko.yoshida   8/28/2013 11:41:57 AM
NO RATINGS
Exactly, Caleb. That (and giagantic display in Tesla's model S) was my original impedus to look into this.

 

Caleb Kraft
User Rank
Author
so many buttons!
Caleb Kraft   8/28/2013 10:53:49 AM
NO RATINGS
Many of these just seem so cluttered and overly complicated. I hope that we can cut down on the button explosion and start moving towards more ellegant and intuitive designs.

I rode in the ModelS, and while they have cut down on the clutter with that giant screen, the screen itself is quite ugly. I think they may be on the right track though, it just needs som erefinement.

<<   <   Page 5 / 5
Most Recent Comments
michigan0
 
SteveHarris0
 
realjjj
 
SteveHarris0
 
SteveHarris0
 
VicVat
 
Les_Slater
 
SSDWEM
 
witeken
Most Recent Messages
9/25/2016
4:48:30 PM
michigan0 Sang Kim First, 28nm bulk is in volume manufacturing for several years by the major semiconductor companies but not 28nm FDSOI today yet. Why not? Simply because unlike 28nm bulk the LDD(Lightly Doped Drain) to minimize hot carrier generation can't be implemented in 28nm FDSOI. Furthermore, hot carrier reliability becomes worse with scaling, That is the major reason why 28nm FDSOI is not manufacturable today and will not be. Second, how can you suppress the leakage currents from such ultra short 7nm due to the short channel effects? How thin SOI thickness is required to prevent punch-through of un-dopped 7nm FDSOI? Possibly less than 4nm. Depositing such an ultra thin film less then 4nm filum uniformly and reliably over 12" wafers at the manufacturing line is extremely difficult or not even manufacturable. If not manufacturable, the 7nm FDSOI debate is over!Third, what happens when hot carriers are generated near the drain at normal operation of 7nm FDSOI? Electrons go to the positively biased drain with no harm but where the holes to go? The holes can't go to the substrate because of the thin BOX layer. Some holes may become trapped at the BOX layer causing Vt shift. However, the vast majority of holes drift through the the un-dopped SOI channel toward the N+Source,...

Datasheets.com Parts Search

185 million searchable parts
(please enter a part number or hit search to begin)
Like Us on Facebook
EE Times on Twitter
EE Times Twitter Feed