Design Con 2015
Breaking News
Comments
Newest First | Oldest First | Threaded View
Page 1 / 2   >   >>
de_la_rosa
User Rank
Rookie
re: TSMC taps ARM's V8 on road to 16 nm FinFET
de_la_rosa   10/20/2012 9:06:39 PM
NO RATINGS
maybe the last presentation we will see from a big player. Beyond 14nm node, is impossible. Unless electron-beam lithography has something under their sleeve?

marcos83
User Rank
Rookie
re: TSMC taps ARM's V8 on road to 16 nm FinFET
marcos83   10/19/2012 11:42:34 AM
NO RATINGS
I think this industry is stalling due to the limitations of resolution. The big players have relied on Moore's law as the backbone of their road-map.

chipmonk0
User Rank
Manager
re: TSMC taps ARM's V8 on road to 16 nm FinFET
chipmonk0   10/18/2012 4:04:26 PM
NO RATINGS
Thx

double-o-nothing
User Rank
Rookie
re: TSMC taps ARM's V8 on road to 16 nm FinFET
double-o-nothing   10/18/2012 3:58:51 PM
NO RATINGS
Even at 14 nm node, there will be more double patterning layers than multi-patterning layers for sure. ASML has already said EUV would only be introduced on a few layers, allowing mix-and-match with immersion, but by that time, even the middle layers would be requiring double patterning.

rick merritt
User Rank
Author
re: TSMC taps ARM's V8 on road to 16 nm FinFET
rick merritt   10/18/2012 12:17:55 AM
NO RATINGS
Oh, and the TSVs are supposed to provide much greater bandwidth than today's wire bonded stacks

rick merritt
User Rank
Author
re: TSMC taps ARM's V8 on road to 16 nm FinFET
rick merritt   10/18/2012 12:17:16 AM
NO RATINGS
They did not give size of the chip. But Hou did say the test run with Wide IO was only to test out the various aspects of the process and the Wide IO IP which would actually be used with a through silicon via stack in commercial chips.

rick merritt
User Rank
Author
re: TSMC taps ARM's V8 on road to 16 nm FinFET
rick merritt   10/18/2012 12:15:41 AM
NO RATINGS
Intel's Mark Bohr has already said he is considering quad patterning immersion at 10nm. See http://www.eetimes.com/electronics-news/4396146/Intel-sees-quad-patterned-path-to-10-nm-chips

resistion
User Rank
CEO
re: TSMC taps ARM's V8 on road to 16 nm FinFET
resistion   10/17/2012 10:36:45 PM
NO RATINGS
With a wavelength of 13.5 nm and NA of 0.33, 10 nm corresponds to k1 less than 0.25, so indeed the current NXE:3300 won't be useful for very long.

resistion
User Rank
CEO
re: TSMC taps ARM's V8 on road to 16 nm FinFET
resistion   10/17/2012 9:48:15 PM
NO RATINGS
Worse yet, at least some expect 10 nm may require double patterning even for EUV. http://semimd.com/blog/2012/09/17/will-euv-miss-another-node/ And still worse yet, the EUV throughput is still far short of target, so ASML has acquired Cymer. Apparently, they've scuttled their other EUV source vendor options. http://semimd.com/blog/2012/10/17/asml-to-acquire-cymer/

chipmonk0
User Rank
Manager
re: TSMC taps ARM's V8 on road to 16 nm FinFET
chipmonk0   10/17/2012 3:49:17 PM
NO RATINGS
Rick : Couple questions about the TSMC 2.5-D Test vehicle you have reported. What was the footprint of the whole thing ( with 4 chips ). Did they give any reason why such a 2.5-D module will be any better than current modules / packages used in Smart Phones / Tablets ? Thx

Page 1 / 2   >   >>


Top Comments of the Week
Flash Poll
Like Us on Facebook

Datasheets.com Parts Search

185 million searchable parts
(please enter a part number or hit search to begin)
EE Life
Frankenstein's Fix, Teardowns, Sideshows, Design Contests, Reader Content & More
Carlos Bueno

Adventures in Userland
Carlos Bueno
Post a comment
Editor’s Note: Excerpted from Lauren Ipsum: A story about computer science and other improbable things, author Carlos Bueno introduces us to Lauren and her adventures in ...

Max Maxfield

Tired Old iPad 2 vs. Shiny New iPad Air 2
Max Maxfield
8 comments
I remember when the first iPad came out deep in the mists of time we used to call 2010. Actually, that's only four years ago, but it seems like a lifetime away -- I mean; can you remember ...

Martin Rowe

Make This Engineering Museum a Reality
Martin Rowe
Post a comment
Vincent Valentine is a man on a mission. He wants to make the first house to ever have a telephone into a telephone museum. Without help, it may not happen.

Rich Quinnell

Making the Grade in Industrial Design
Rich Quinnell
16 comments
As every developer knows, there are the paper specifications for a product design, and then there are the real requirements. The paper specs are dry, bland, and rigidly numeric, making ...

Special Video Section
The LT8640 is a 42V, 5A synchronous step-down regulator ...
The LTC2000 high-speed DAC has low noise and excellent ...
How do you protect the load and ensure output continues to ...
General-purpose DACs have applications in instrumentation, ...
Linear Technology demonstrates its latest measurement ...
10:29
Demos from Maxim Integrated at Electronica 2014 show ...
Bosch CEO Stefan Finkbeiner shows off latest combo and ...
STMicroelectronics demoed this simple gesture control ...
Keysight shows you what signals lurk in real-time at 510MHz ...
TE Connectivity's clear-plastic, full-size model car shows ...
Why culture makes Linear Tech a winner.
Recently formed Architects of Modern Power consortium ...
Specially modified Corvette C7 Stingray responds to ex Indy ...
Avago’s ACPL-K30T is the first solid-state driver qualified ...
NXP launches its line of multi-gate, multifunction, ...
Doug Bailey, VP of marketing at Power Integrations, gives a ...
See how to ease software bring-up with DesignWare IP ...
DesignWare IP Prototyping Kits enable fast software ...
This video explores the LT3086, a new member of our LDO+ ...
In today’s modern electronic systems, the need for power ...