Design Con 2015
Breaking News
Newest First | Oldest First | Threaded View
User Rank
Re: Maybe Something Different?
KarlS01   3/16/2014 11:44:46 AM
@DrFPGA, betajet;  Discussions tend to be too superficial and full of acronyms/buzz words.
  1. Multi-core/parallel programming is not too successful, yet it is 2 vs 4 core. in the discussion Maybe multiple single core is more like DrFPGA has in mind.
  2. The FPGA design methodology has not changed because every register has to be placed and connections routed.  Aggravated by adding extra registers for pipe-lining and timing closure.  There is no wonder that "compilation" takes forever since P&R is included.
  3. When a CPU is involved there is an automatic performance limitation due to loading and storing operands.  There is just too much serialization even with dual/quad core because there is a single memory.
  4. OK, what can be done?  Let's start by looking at C source code.  A debugger can single step through the source and display variable contents as well as expression evaluations.
  5. That is because the source line number is in effect the state of a state machine.
  6. Implementing state machines is routine in FPGA design.  The number only limited by chip resources.  Expression evaluation starts with 2 operands and combines the result of ech operator with the next operator. Dual port memory can be used and since it is pre-placed only the routing between the memory and alu is required.



User Rank
Re: Maybe Something Completely Different?
betajet   3/16/2014 9:40:27 AM
DrFPGA asked: Any other thoughts on what the FPGA guys could be doing to differentiate themselves from the current processor architecture roadmaps?

IMO the problem with FPGAs is not that they need to differentiate themselves from standard CPUs, but that they're already too different in the following two ways:

1.  It takes orders of magnitude longer to compile a design for an FPGA compared to the time it takes to compile a program of the same complexity for a standard CPU.  The FPGA vendors IMO do not seem to think this is a problem, because they're competing with ASIC design.

2.  Standard CPUs have open instruction sets so parties other than the manufacturer can design development tools for them.  Thus we have FLOSS compilers that produce excellent code very fast for standard CPUs, but no way to solve problem #1.



User Rank
Maybe Something Different?
DrFPGA   3/15/2014 11:31:06 PM
FPGAs have much more flexibility than standard processors, so I'd like to see some architectural divergence from the traditional processor quad-core roadmaps.

Why not put in multiple dual-cores instead of going to a quad? FPGAs have always been better at distributed processing so it makes more sense to me to have more elements more widely distributed on the die. With an ability to put processors and their associated fabric co-processors and peripherals into low power modes when they are not needed more seperation would be better, right?

Any other thoughts on what the FPGA guys could be doing to differentiate themselves from the current processor architecture roadmaps?

User Rank
Re: quad core A-5[3|7] most likely
ernstjohansen   3/11/2014 10:41:29 AM
I would prefer a dual core A57 instead of a quad core A53..., but I think I'm likely to become dissapointed. Quad core looks more impressing on paper, but at least our applications would be easier to program on a dual core A57.

User Rank
Re: Node race
xilvenkat   3/11/2014 2:12:01 AM
Xilinx + TSMC Combo has won the race for 16 nm. Intel's 14 nm has been delayed.

User Rank
Re: quad core A-5[3|7] most likely
Chiggs   3/10/2014 11:54:04 AM
@Max: For big.LITTLE they'd need to go for A53+A75 combination. I suspect power-saving isn't so important in typical Zync designs so it would seem like a significant effort and complication.  It seems unlikely that Xilinx are hoping to displace ASIC SoCs in smartphones...

Given the mention of 64-bit I think we can be fairly sure that A9s won't be present.

Max The Magnificent
User Rank
Re: quad core A-5[3|7] most likely
Max The Magnificent   3/10/2014 10:24:32 AM
@Chiggs: Although >4 cores would provide some interesting possibilities...

Do you think them might do a "Big-Little" on us... maybe keep the existing Dual-Core A9 and add a Quad-core A57?

User Rank
quad core A-5[3|7] most likely
Chiggs   3/8/2014 4:04:22 AM

Will it be a dual or quad core -- or even more? What do you think?


We know it's going to be at least an A-53 (next generation, 64-bit).  To equal Altera they'll have to put down quad core A-53.  I'm hoping they leapfrog A-53 and jump to quad core A-57 processors.

Although >4 cores would provide some interesting possibilities (and compete with Cavium/Tilera) it seems unlikely as the ARMv8 architecture only supports 4 cores in an SMP cluster.  To get >4 cores you need multiple clusters sharing AMBA 5 CHI or AMBA 4 ACE, a risky jump from a relatively simple dual core A9 on current generation.  We can but hope though!

Max The Magnificent
User Rank
Re: Node race
Max The Magnificent   3/7/2014 8:36:53 AM
@Doiuglas: Who is gonna win this race? Xilinx & TSMC (16nm) or Altera & Intel (14nm)? I'm curious. Make your bets! :)

This isn't the whole race -- this is just the next lap in the marathon -- we'll be asking the same question in 20 years when we are at the 1nm technology node (or whatever) LOL

User Rank
Node race
DouglasMotaDiasDSc   3/6/2014 7:51:44 PM
Who is gonna win this race? Xilinx & TSMC (16nm) or Altera & Intel (14nm)? I'm curious. Make your bets! :)

Top Comments of the Week
Flash Poll
Like Us on Facebook Parts Search

185 million searchable parts
(please enter a part number or hit search to begin)
EE Life
Frankenstein's Fix, Teardowns, Sideshows, Design Contests, Reader Content & More
<b><a href=Betajet">

The Circle – The Future's Imperfect in the Present Tense
The Circle, a satirical, dystopian novel published in 2013 by San Francisco-based writer Dave Eggers, is about a large, very powerful technology company that combines aspects of Google, ...

Max Maxfield

Recommended Reads From the Engineer's Bookshelf
Max Maxfield
I'm not sure if I read more than most folks or not, but I do I know that I spend quite a lot of time reading. I hate to be idle, so I always have a book or two somewhere about my person -- ...

Martin Rowe

Make This Engineering Museum a Reality
Martin Rowe
Post a comment
Vincent Valentine is a man on a mission. He wants to make the first house to ever have a telephone into a telephone museum. Without help, it may not happen.

Rich Quinnell

Making the Grade in Industrial Design
Rich Quinnell
As every developer knows, there are the paper specifications for a product design, and then there are the real requirements. The paper specs are dry, bland, and rigidly numeric, making ...

Special Video Section
The LT8640 is a 42V, 5A synchronous step-down regulator ...
The LTC2000 high-speed DAC has low noise and excellent ...
How do you protect the load and ensure output continues to ...
General-purpose DACs have applications in instrumentation, ...
Linear Technology demonstrates its latest measurement ...
Demos from Maxim Integrated at Electronica 2014 show ...
Bosch CEO Stefan Finkbeiner shows off latest combo and ...
STMicroelectronics demoed this simple gesture control ...
Keysight shows you what signals lurk in real-time at 510MHz ...
TE Connectivity's clear-plastic, full-size model car shows ...
Why culture makes Linear Tech a winner.
Recently formed Architects of Modern Power consortium ...
Specially modified Corvette C7 Stingray responds to ex Indy ...
Avago’s ACPL-K30T is the first solid-state driver qualified ...
NXP launches its line of multi-gate, multifunction, ...
Doug Bailey, VP of marketing at Power Integrations, gives a ...
See how to ease software bring-up with DesignWare IP ...
DesignWare IP Prototyping Kits enable fast software ...
This video explores the LT3086, a new member of our LDO+ ...
In today’s modern electronic systems, the need for power ...